In this work, up to 80 Gbit/s monolithically integrated clock and data recovery (CDR) circuits with 1:2 demultiplexer are developed. The integrated circuits are manufactured using an InP double heterojunction bipolar transistor (DHBT) technology, featuring cut-off frequency values of more than 250 GHz. The outstanding and (to some extent) record achievements throughout the work make an essential contribution to the development of future optical telecommunication networks operating at 80 Gbit/s.
Umfang: VI, 167 S.
Preis: €34.00 | £31.00 | $60.00
These are words or phrases in the text that have been automatically identified by the Named Entity Recognition and Disambiguation service, which provides Wikipedia () and Wikidata () links for these entities.
Makon, R. 2006. InP DHBT-based clock and data recovery circuits for ultra-high-speed optical data links. Karlsruhe: KIT Scientific Publishing. DOI: https://doi.org/10.5445/KSP/1000004568
Dieses Buch ist lizenziert unter Creative Commons Attribution + Noncommercial + NoDerivatives 2.0 DE Dedication
Dieses Buch ist Peer reviewed. Informationen dazu finden Sie hier
Veröffentlicht am 27. Juni 2006
Englisch
179
Paperback | 978-3-86644-045-6 |